











TPS2041B, TPS2042B, TPS2043B, TPS2044B TPS2051B, TPS2052B, TPS2053B, TPS2054B

SLVS514M -JUNE 2010-REVISED JUNE 2016

# **TPS20xxB Current-Limited, Power-Distribution Switches**

#### **Features**

- 70-mΩ High-Side MOSFET
- 500-mA Continuous Current
- Thermal and Short-Circuit Protection
- Accurate Current Limit (0.75 A Minimum, 1.25 A Maximum)
- Operating Range: 2.7 V to 5.5 V
- 0.6-ms Typical Rise Time
- Undervoltage Lockout
- Deglitched Fault Report (OC)
- No OC Glitch During Power Up
- Maximum Standby Supply Current: 1-μA (Single, Dual) or 2-μA (Triple, Quad)
- Ambient Temperature Range: -40°C to 85°C
- UL Recognized, File Number E169910
- Additional UL Recognition for TPS2042B and TPS2052B for Ganged Configuration

# **Applications**

- **Heavy Capacitive Loads**
- **Short-Circuit Protections**

## 3 Description

The TPS20xxB power-distribution switches intended for applications where heavy capacitive loads and short circuits are likely to be encountered. These devices incorporates 70-mΩ N-channel MOSFET power switches for power-distribution systems that require multiple power switches in a single package. Each switch is controlled by a logic enable input. Gate drive is provided by an internal charge pump designed to control the power-switch rise times and fall times to minimize current surges during switching. The charge pump requires no external components and allows operation from supplies as low as 2.7 V.

When the output load exceeds the current-limit threshold or a short is present, the device limits the output current to a safe level by switching into a constant-current mode, pulling the overcurrent (OCx) logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch, causing the junction temperature to rise, a thermal protection circuit shuts off the switch to prevent damage. Recovery from a thermal shutdown is automatic once the device has cooled sufficiently. Internal circuitry ensures that the switch remains off until valid input voltage is present. This powerdistribution switch is designed to set current limit at 1 A (typical).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |  |
|-------------|------------|-------------------|--|--|--|--|--|
|             | SOIC (8)   | 4.90 mm × 3.91 mm |  |  |  |  |  |
|             | SOIC (16)  | 9.90 mm × 3.91 mm |  |  |  |  |  |
| TPS20xxB    | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |  |  |
|             | HVSSOP (8) | 3.00 mm × 3.00 mm |  |  |  |  |  |
|             | SON (8)    | 3.00 mm × 3.00 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Typical Application Schematic





## **Table of Contents**

| 1 | Features 1                           |    | 9.4 Device Functional Modes                         | 20  |
|---|--------------------------------------|----|-----------------------------------------------------|-----|
| 2 | Applications 1                       | 10 | Application and Implementation                      | . 2 |
| 3 | Description 1                        |    | 10.1 Application Information                        | 2   |
| 4 | Revision History2                    |    | 10.2 Typical Application                            | 2   |
| 5 | General Switch Catalog 4             | 11 | Power Supply Recommendations                        | . 3 |
| 6 | Pin Configuration and Functions 4    |    | 11.1 Undervoltage Lockout (UVLO)                    | 3   |
| 7 | Specifications7                      | 12 | Layout                                              | . 3 |
| • | 7.1 Absolute Maximum Ratings         |    | 12.1 Layout Guidelines                              | 3   |
|   | 7.2 ESD Ratings 7                    |    | 12.2 Layout Example                                 | 3   |
|   | 7.3 Recommended Operating Conditions |    | 12.3 Power Dissipation                              | 3   |
|   | 7.4 Thermal Information              |    | 12.4 Thermal Protection                             | 30  |
|   | 7.5 Electrical Characteristics 8     | 13 | Device and Documentation Support                    | . 3 |
|   | 7.6 Dissipation Ratings              |    | 13.1 Receiving Notification of Documentation Update | s 3 |
|   | 7.7 Typical Characteristics          |    | 13.2 Related Links                                  | 3   |
| 8 | Parameter Measurement Information 14 |    | 13.3 Community Resources                            | 3   |
| 9 | Detailed Description                 |    | 13.4 Trademarks                                     | 3   |
| Ū | 9.1 Overview                         |    | 13.5 Electrostatic Discharge Caution                |     |
|   | 9.2 Functional Block Diagrams        |    | 13.6 Glossary                                       | 3   |
|   | 9.3 Feature Description              | 14 | Mechanical, Packaging, and Orderable Information    | . 3 |
|   |                                      |    |                                                     |     |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision L (June 2011) to Revision M                                                                                                                                                          | Page                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| <ul> <li>Added ESD Ratings table, Feature Description section, Device Formattion, Power Supply Recommendations section, Layout section Mechanical, Packaging, and Orderable Information section</li> </ul> | , Device and Documentation Support section, and |
| Changes from Revision K (June 2010) to Revision L                                                                                                                                                          | Page                                            |
| Added note to General Switch Catalog link at www.ti.com                                                                                                                                                    |                                                 |
| Added I <sub>OC</sub> spec to the ELEC CHARA TABLE                                                                                                                                                         | 8                                               |
| Deleted Not tested in production, specified by design. note 2 in E                                                                                                                                         | LECTRICAL CHARA TABLE 8                         |
| Changes from Revision J (December 2008) to Revision K                                                                                                                                                      | Page                                            |
| Deleted Electrical Char Table note - Estimated value. Final value                                                                                                                                          | pending characterization9                       |
| Changes from Revision I (October 2008) to Revision J                                                                                                                                                       | Page                                            |
| Deleted Product Preview from the DRB package                                                                                                                                                               | 1                                               |
| Deleted Electrical Char Table note - This configuration has not be                                                                                                                                         | een tested for UL certification9                |
| Changes from Revision H (September 2007) to Revision I                                                                                                                                                     | Page                                            |
| Added Featured Bullet: Additional UL Recognition                                                                                                                                                           | 1                                               |
| Added DRB-8 pinout package                                                                                                                                                                                 |                                                 |
| Added DRB-8 to the Dissipation Rating Table                                                                                                                                                                | 9                                               |





www.ti.com

| CI | Changes from Revision G (OCTOBER 2006) to Revision H                           | Page |
|----|--------------------------------------------------------------------------------|------|
| •  | Updated the General Switch Catalog table                                       | 4    |
| CI | Changes from Revision F (June 2006) to Revision G                              | Page |
| •  | Deleted Product Preview from the DBV package                                   | 1    |
| •  | Added TPS2060 1.5 A and TPS2064 1.5 A to the General Switch Catalog table      | 4    |
| •  | Added the DBV PACKAGE to the Terminal Functions table                          | 5    |
| •  | Added D, DGN and DBV package options to the r <sub>DS(on)</sub> Test Condition | 8    |



## 5 General Switch Catalog



See TI Switch Portfolio at http://www.ti.com/usbpower

## 6 Pin Configuration and Functions

#### TPS2041B and TPS2051B: DBV Package 5-Pin SOT-23 Top View



† All enable outputs are active high for the TPS205xB series.

#### TPS2041B and TPS2051B: D and DGN Packages 8-Pin SOIC and HVSSOP Top View



† All enable outputs are active high for the TPS205xB series.

#### TPS2042B and TPS2052B: D and DGN Packages 8-Pin SOIC and HVSSOP Top View



† All enable outputs are active high for the TPS205xB series.

#### TPS2042B and TPS2052B: DRB Package 8-Pin SON Top View



† All enable outputs are active high for the TPS205xB series.

#### TPS2043B and TPS2053B: D Package 16-Pin SOIC Top View



† All enable outputs are active high for the TPS205xB series.

#### TPS2044B and TPS2054B: D Package 16-Pin SOIC Top View



† All enable outputs are active high for the TPS205xB series.





## Pin Functions (TPS2041B and TPS2051B)

|               |              | PIN      |            | -        |     |                                                |  |  |
|---------------|--------------|----------|------------|----------|-----|------------------------------------------------|--|--|
| NAME          | TPS2041B     | TPS2051B | TPS2041B   | TPS2051B | I/O | DESCRIPTION                                    |  |  |
| NAME          | SOIC AND DGN |          | SOT-23     |          |     |                                                |  |  |
| EN            | 4            | _        | 4          | _        | - 1 | Enable input, logic low turns on power switch  |  |  |
| EN            | _            | 4        | <b>—</b> 4 |          | - 1 | Enable input, logic high turns on power switch |  |  |
| GND           | 1            | 1        | 2          | 2        | _   | Ground                                         |  |  |
| IN            | 2, 3         | 2, 3     | 5          | 5        | - 1 | Input voltage                                  |  |  |
| <del>OC</del> | 5            | 5        | 3          | 3        | 0   | Overcurrent open-drain output, active-low      |  |  |
| OUT           | 6, 7, 8      | 6, 7, 8  | 1          | 1        | 0   | Power-switch output                            |  |  |

## Pin Functions (TPS2042B and TPS2052B)

|                | PIN               |          |                                                        |                                                                                                                      |
|----------------|-------------------|----------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| NAME           | TPS2042B TPS2052B |          | 1/0                                                    | DESCRIPTION                                                                                                          |
| NAME           | SOIC, HVS         | SOP, SON |                                                        |                                                                                                                      |
| EN1            | EN1 3 —           |          |                                                        | Enable input, logic low turns on power switch IN-OUT1                                                                |
| <u>EN2</u> 4 − |                   | _        | Ι                                                      | Enable input, logic low turns on power switch IN-OUT2                                                                |
| EN1 — 3        |                   | I        | Enable input, logic high turns on power switch IN-OUT1 |                                                                                                                      |
| EN2            | _                 | 4        | Ι                                                      | Enable input, logic high turns on power switch IN-OUT2                                                               |
| GND            | 1 1               |          |                                                        | Ground                                                                                                               |
| IN             | 2                 | 2        | 1                                                      | Input voltage                                                                                                        |
| OC1            | 8                 | 8        | 0                                                      | Overcurrent, open-drain output, active low, IN-OUT1                                                                  |
| OC2            | 5                 | 5        | 0                                                      | Overcurrent, open-drain output, active low, IN-OUT2                                                                  |
| OUT1           | 7                 | 7        | 0                                                      | Power-switch output, IN-OUT1                                                                                         |
| OUT2           | 6                 | 6        | 0                                                      | Power-switch output, IN-OUT2                                                                                         |
| PowerPAD       | _                 | _        | _                                                      | Internally connected to GND; used to heat-sink the part to the circuit board traces. Should be connected to GND pin. |

### Pin Functions (TPS2043B and TPS2053B)

|      | PIN      |          |                                                           |                                                        |  |  |
|------|----------|----------|-----------------------------------------------------------|--------------------------------------------------------|--|--|
|      | TPS2043B | TPS2053B | 1/0                                                       | DESCRIPTION                                            |  |  |
| NAME | SOIC     | SOIC     | 1/0                                                       | DESCRIPTION                                            |  |  |
| ENIA |          | 3010     |                                                           | Facility in the interest of the INA OUT                |  |  |
| EN1  | 3        | _        | I                                                         | Enable input, logic low turns on power switch IN1-OUT1 |  |  |
| EN2  | 4        | _        | I                                                         | Enable input, logic low turns on power switch IN1-OUT2 |  |  |
| EN3  | 7        | _        | I Enable input, logic low turns on power switch IN2-OUT3  |                                                        |  |  |
| EN1  | _        | 3        | I Enable input, logic high turns on power switch IN1-OUT1 |                                                        |  |  |
| EN2  | _        | 4        | I Enable input, logic high turns on power switch IN1-OUT2 |                                                        |  |  |
| EN3  | _        | 7        | I Enable input, logic high turns on power switch IN2-OUT3 |                                                        |  |  |
| GND  | 1, 5     | 1, 5     | — Ground                                                  |                                                        |  |  |
| IN1  | 2        | 2        | I                                                         | Input voltage for OUT1 and OUT2                        |  |  |
| IN2  | 6        | 6        | I                                                         | Input voltage for OUT3                                 |  |  |
| NC   | 8, 9, 10 | 8, 9, 10 | _                                                         | No connection                                          |  |  |
| OC1  | 16       | 16       | 0                                                         | Overcurrent, open-drain output, active low, IN1-OUT1   |  |  |
| OC2  | 13       | 13       | 0                                                         | Overcurrent, open-drain output, active low, IN1-OUT2   |  |  |
| OC3  | 12       | 12       | 0                                                         | Overcurrent, open-drain output, active low, IN2-OUT3   |  |  |
| OUT1 | 15       | 15       | 0                                                         | Power-switch output, IN1-OUT1                          |  |  |
| OUT2 | 14       | 14       | 0                                                         | Power-switch output, IN1-OUT2                          |  |  |
| OUT3 | 11       | 11       | 0                                                         | Power-switch output, IN2-OUT3                          |  |  |



## Pin Functions (TPS2044B and TPS2054B)

|      | PIN  |           |                                                           |                                                           |  |  |
|------|------|-----------|-----------------------------------------------------------|-----------------------------------------------------------|--|--|
| NAME |      | TPS2054B  | I/O                                                       | DESCRIPTION                                               |  |  |
| NAME | SOIC | SOIC SOIC |                                                           |                                                           |  |  |
| EN1  | 3    | _         | I                                                         | Enable input, logic low turns on power switch IN1-OUT1    |  |  |
| EN2  | 4    | _         | I                                                         | Enable input, logic low turns on power switch IN1-OUT2    |  |  |
| EN3  | 7    | _         | I Enable input, logic low turns on power switch IN2-OUT3  |                                                           |  |  |
| EN4  | 8    | _         | 1                                                         | I Enable input, logic low turns on power switch IN2-OUT4  |  |  |
| EN1  | _    | 3         | I Enable input, logic high turns on power switch IN1-OUT1 |                                                           |  |  |
| EN2  | _    | 4         | 1                                                         | I Enable input, logic high turns on power switch IN1-OUT2 |  |  |
| EN3  | _    | 7         | I Enable input, logic high turns on power switch IN2-OUT3 |                                                           |  |  |
| EN4  | _    | 8         | I Enable input, logic high turns on power switch IN2-OUT4 |                                                           |  |  |
| GND  | 1, 5 | 1, 5      | _                                                         | Ground                                                    |  |  |
| IN1  | 2    | 2         | 1                                                         | Input voltage for OUT1 and OUT2                           |  |  |
| IN2  | 6    | 6         | 1                                                         | Input voltage for OUT3 and OUT4                           |  |  |
| OC1  | 16   | 16        | 0                                                         | Overcurrent, open-drain output, active low, IN1-OUT1      |  |  |
| OC2  | 13   | 13        | 0                                                         | Overcurrent, open-drain output, active low, IN1-OUT2      |  |  |
| OC3  | 12   | 12        | 0                                                         | Overcurrent, open-drain output, active low, IN2-OUT3      |  |  |
| OC4  | 9    | 9         | 0                                                         | Overcurrent, open-drain output, active low, IN2-OUT4      |  |  |
| OUT1 | 15   | 15        | 0                                                         | Power-switch output, IN1-OUT1                             |  |  |
| OUT2 | 14   | 14        | 0                                                         | Power-switch output, IN1-OUT2                             |  |  |
| OUT3 | 11   | 11        | 0                                                         | Power-switch output, IN2-OUT3                             |  |  |
| OUT4 | 10   | 10        | 0                                                         | Power-switch output, IN2-OUT4                             |  |  |



## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                                                                       |                                        | MIN                | MAX           | UNIT |
|-------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------|---------------|------|
| $V_{I(IN)}, V_{I(INx)}$                                                                               | Input voltage (2)                      | -0.3               | 6             | V    |
| V <sub>O(OUT)</sub> , V <sub>O(OUTx)</sub> (2)                                                        | Output voltage                         | -0.3               | 6             | V    |
| $\begin{matrix} V_{I(\overline{EN})},\ V_{I(\overline{ENx})},\ V_{I(EN)}, \\ V_{I(ENx)} \end{matrix}$ | Input voltage                          | -0.3               | 6             | V    |
| $V_{I(/OC)}, V_{I(\overline{OCx})}$                                                                   | Voltage range                          | -0.3               | 6             | V    |
| $I_{O(OUT)}, I_{O(OUTx)}$                                                                             | Continuous output current              | Internall          | y limited     |      |
|                                                                                                       | Continuous total power dissipation     | See <i>Dissipa</i> | ntion Ratings |      |
| $T_J$                                                                                                 | Operating virtual junction temperature | -40                | 125           | °C   |
| T <sub>stg</sub>                                                                                      | Storage temperature                    | -65                | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to GND.

### 7.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                                                                         |                                        | MIN | NOM MAX | UNIT |
|---------------------------------------------------------------------------------------------------------|----------------------------------------|-----|---------|------|
| $V_{I(IN)}, V_{I(INx)}$                                                                                 | Input voltage                          | 2.7 | 5.5     | V    |
| $\begin{matrix} V_{I(\overline{EN})}, \ V_{I(\overline{ENx})}, \ V_{I(EN)}, \\ V_{I(ENx)} \end{matrix}$ | Input voltage                          | 0   | 5.5     | V    |
| $I_{O(OUT)}, I_{O(OUTx)}$                                                                               | Continuous output current              | 0   | 500     | mA   |
| TJ                                                                                                      | Operating virtual junction temperature | -40 | 125     | °C   |

### 7.4 Thermal Information

|                      |                                              |        | TPS2      | 042xx and TPS   | 2053xx          |              |      |
|----------------------|----------------------------------------------|--------|-----------|-----------------|-----------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | (S     | D<br>OIC) | DBV<br>(SOT-23) | DGN<br>(HVSSOP) | DRB<br>(SON) | UNIT |
|                      |                                              | 8 PINS | 16 PINS   | 5 PINS          | 8 PINS          | 8 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 119.3  | 81.6      | 208.6           | 53.6            | 47.5         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 67.6   | 42.7      | 122.9           | 58.7            | 53           | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 59.6   | 39.1      | 37.8            | 35.5            | 14.2         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 20.3   | 10.4      | 14.6            | 2.7             | 1.2          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 59.1   | 38.8      | 36.9            | 35.3            | 14.2         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A    | N/A       | N/A             | 6.7             | 7.3          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.5 Electrical Characteristics

over recommended operating junction temperature range,  $V_{I(IN)} = 5.5 \text{ V}$ ,  $I_O = 0.5 \text{ A}$ ,  $V_{I(/ENx)} = 0 \text{ V}$  (unless otherwise noted)

| PARAMETER                         |                                                             | TEST CONDITIONS <sup>(1)</sup>                                                                                                                                                                                                             |                   |                                             | MIN  | TYP  | MAX  | UNIT |  |
|-----------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------|------|------|------|------|--|
| POWE                              | R SWITCH                                                    | ,                                                                                                                                                                                                                                          |                   |                                             |      |      |      |      |  |
| r <sub>DS(on)</sub>               | Static drain-source on-state                                | $V_{I( N)} = 5 \text{ V or } 3.3 \text{ V, } I_O = 0.5 \text{ A,}$<br>$-40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$<br>$V_{I( N)} = 2.7 \text{ V, } I_O = 0.5 \text{ A,}$<br>$-40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$ |                   | D and DGN packages                          |      | 70   | 135  |      |  |
|                                   | resistance, 5-V operation and 3.3-V operation               |                                                                                                                                                                                                                                            |                   | DBV package only                            |      | 95   | 140  | mΩ   |  |
|                                   | Static drain-source on-state resistance, 2.7-V operation    |                                                                                                                                                                                                                                            |                   | D and DGN packages                          |      | 75   | 150  | mΩ   |  |
|                                   | Static drain-source on-state resistance, 5-V operation      | $V_{I(IN)} = 5 \text{ V}, I_O = 1 \text{ A, OUT1 and OUT2}$<br>connected, 0°C $\leq$ T <sub>J</sub> $\leq$ 70°C                                                                                                                            |                   | DGN package,<br>TPS2042B/52B                |      |      | 49   | mΩ   |  |
| t <sub>r</sub>                    | Rise time, output                                           | V <sub>I(IN)</sub> = 5.5 V                                                                                                                                                                                                                 |                   | T <sub>J</sub> = 25°C                       |      | 0.6  | 1.5  | ms   |  |
|                                   |                                                             | $V_{I(IN)} = 2.7 \text{ V}$                                                                                                                                                                                                                | $C_L = 1 \mu F$ , |                                             |      | 0.4  | 1    |      |  |
|                                   | E-II Cara and and                                           | V <sub>I(IN)</sub> = 5.5 V                                                                                                                                                                                                                 | $R_L = 10 \Omega$ |                                             | 0.05 |      | 0.5  |      |  |
| t <sub>f</sub>                    | Fall time, output                                           | V <sub>I(IN)</sub> = 2.7 V                                                                                                                                                                                                                 |                   |                                             | 0.05 |      | 0.5  |      |  |
| ENABL                             | ENABLE INPUT EN AND ENX                                     |                                                                                                                                                                                                                                            |                   |                                             |      |      |      |      |  |
| $V_{IH}$                          | High-level input voltage 2.7 V ≤ V <sub>I(IN)</sub> ≤ 5.5 V |                                                                                                                                                                                                                                            |                   |                                             | 2    |      |      | V    |  |
| $V_{IL}$                          | Low-level input voltage                                     | 2.7 V ≤ V <sub>I(IN)</sub> ≤ 5.5 V                                                                                                                                                                                                         |                   |                                             |      |      | 8.0  |      |  |
| I <sub>I</sub>                    | Input current                                               | V <sub>I(ENx)</sub> = 0 V or 5.5 V                                                                                                                                                                                                         |                   |                                             | -0.5 |      | 0.5  | μА   |  |
| t <sub>on</sub>                   | Turnon time                                                 | $C_L = 100 \mu F$ , $R_L = 10 \Omega$                                                                                                                                                                                                      |                   |                                             |      |      | 3    |      |  |
| t <sub>off</sub>                  | Turnoff time                                                | $C_L = 100 \ \mu F, \ R_L = 10 \ \Omega$                                                                                                                                                                                                   |                   |                                             |      |      | 10   | ms   |  |
| CURRE                             | ENT LIMIT                                                   |                                                                                                                                                                                                                                            |                   |                                             |      |      |      |      |  |
|                                   | Short-circuit output current                                | $V_{I(IN)} = 5$ V, OUT connected to GND, device enabled into short-circuit $V_{I(IN)} = 5$ V, OUT1 and OUT2 connected to GND, device enabled into short-circuit, measure at IN                                                             |                   | $T_J = 25^{\circ}C$                         | 0.75 | 1    | 1.25 |      |  |
|                                   |                                                             |                                                                                                                                                                                                                                            |                   | $-40$ °C $\leq T_J \leq 125$ °C             | 0.7  | 1    | 1.3  |      |  |
| l <sub>OS</sub>                   |                                                             |                                                                                                                                                                                                                                            |                   | 0°C ≤ T <sub>J</sub> ≤ 70°C<br>TPS2042B/52B | 1.5  |      |      | Α    |  |
|                                   | Overcurrent trip threshold                                  | V <sub>IN</sub> = 5 V, 100 A/s                                                                                                                                                                                                             | TPS2041B/51B      |                                             | Ios  | 1.5  | 1.9  |      |  |
| loc                               |                                                             |                                                                                                                                                                                                                                            | TPS2042B/52B      |                                             | Ios  | 1.55 | 2    | Α    |  |
| SUPPL                             | Y CURRENT (TPS2041B, TP                                     | S2051B)                                                                                                                                                                                                                                    |                   |                                             |      |      |      |      |  |
| Supply current, low-level output  |                                                             | No load on OUT, $V_{I(\overline{ENx})} = 5.5 \text{ V}$ , or $V_{I(ENx)} = 0 \text{ V}$                                                                                                                                                    |                   | $T_J = 25^{\circ}C$                         |      | 0.5  | 1    |      |  |
|                                   |                                                             |                                                                                                                                                                                                                                            |                   | -40°°C ≤ T <sub>J</sub> ≤ 125°C             |      | 0.5  | 5    | μА   |  |
| Supply current, high-level output |                                                             | No load on OUT, $V_{I(\overline{ENx})} = 0 \text{ V}$ , or $V_{I(ENx)} = 5.5 \text{ V}$                                                                                                                                                    |                   | $T_J = 25^{\circ}C$                         |      | 43   | 60   |      |  |
|                                   |                                                             |                                                                                                                                                                                                                                            |                   | –40°C ≤ T <sub>J</sub> ≤ 125°C              |      | 43   | 70   | μА   |  |
| Leakage current                   |                                                             | OUT connected to ground, $V_{I(\overline{ENx})} = 5.5 \text{ V}$ , or $V_{I(ENx)} = 0 \text{ V}$                                                                                                                                           |                   | -40°C ≤ T <sub>J</sub> ≤ 125°C              |      | 1    |      | μА   |  |
| Revers                            | e leakage current                                           | $V_{\text{I(OUTx)}} = 5.5 \text{ V, IN} = \text{ground}$                                                                                                                                                                                   |                   | T <sub>J</sub> = 25°C                       |      | 0    |      | μΑ   |  |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.



## **Electrical Characteristics (continued)**

over recommended operating junction temperature range,  $V_{I(IN)} = 5.5 \text{ V}$ ,  $I_O = 0.5 \text{ A}$ ,  $V_{I(/ENx)} = 0 \text{ V}$  (unless otherwise noted)

| PARAMETER                                 | TEST CONDITIONS <sup>(1)</sup>                                                                   |                                |     | TYP | MAX         | UNIT     |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|-------------|----------|--|
| SUPPLY CURRENT (TPS2042B, T               | PS2052B)                                                                                         |                                |     |     |             |          |  |
| Outside the second second second          | No local as OUT V                                                                                | T <sub>J</sub> = 25°C          |     | 0.5 | 1           |          |  |
| Supply current, low-level output          | No load on OUT, $V_{I(\overline{ENx})} = 5.5 \text{ V}$                                          | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 0.5 | 5           | μΑ       |  |
| Outside and the least sectors             | N. I. A. CUT. V. A. V.                                                                           | T <sub>J</sub> = 25°C          |     | 50  | 70          |          |  |
| Supply current, high-level output         | No load on OUT, $V_{I(\overline{ENx})} = 0 \text{ V}$                                            | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 50  | 90          | μА       |  |
| Leakage current                           | OUT connected to ground, $V_{I(\overline{ENx})} = 5.5 \text{ V}$                                 | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 1   |             | μА       |  |
| Reverse leakage current                   | $V_{I(OUTx)} = 5.5 \text{ V}, IN = ground$                                                       | T <sub>J</sub> = 25°C          |     | 0.2 |             | μΑ       |  |
| SUPPLY CURRENT (TPS2043B, T               | PS2053B)                                                                                         |                                |     |     | •           |          |  |
| Complete and and an analysis of           | No local as OUT V                                                                                | T <sub>J</sub> = 25°C          |     | 0.5 | 2           |          |  |
| Supply current, low-level output          | No load on OUT, $V_{I(ENx)} = 0 \text{ V}$                                                       | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 0.5 | 10          | μА       |  |
| Complete and the level and the stand      |                                                                                                  | T <sub>J</sub> = 25°C          |     | 65  | 90          | μА       |  |
| Supply current, high-level output         | No load on OUT, $V_{I(ENx)} = 5.5 \text{ V}$                                                     | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 65  | 110         |          |  |
| Leakage current                           | OUT connected to ground, $V_{I(ENx)} = 0 V$                                                      | –40°C≤ T <sub>J</sub> ≤ 125°C  |     | 1   |             | μА       |  |
| Reverse leakage current                   | $V_{I(OUTx)} = 5.5 \text{ V}, INx = ground$                                                      | $T_J = 25^{\circ}C$            |     | 0.2 |             | μА       |  |
| SUPPLY CURRENT (TPS2044B, T               | PS2054B)                                                                                         |                                |     |     |             |          |  |
| Cupply gurrent low level cutput           | No load on OUT, $V_{I(\overline{ENx})} = 5.5 \text{ V}$ , or $V_{I(ENx)} = 0 \text{ V}$          | T <sub>J</sub> = 25°C          |     | 0.5 | 2           |          |  |
| Supply current, low-level output          |                                                                                                  | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 0.5 | 10          | μА       |  |
| Supply current, high-level output         | No load on OUT, $V_{I(\overline{ENx})} = 0 \text{ V}$ , or $V_{I(ENx)} = 5.5 \text{ V}$          | $T_J = 25^{\circ}C$            |     | 75  | 110         | Δ        |  |
| Supply current, high-level output         |                                                                                                  | -40°C ≤ T <sub>J</sub> ≤ 125°C |     | 75  | 140         | μA<br>40 |  |
| Leakage current                           | OUT connected to ground, $V_{I(\overline{ENx})} = 5.5 \text{ V}$ , or $V_{I(ENx)} = 0 \text{ V}$ | –40°C≤ T <sub>J</sub> ≤ 125°C  |     | 1   |             | μΑ       |  |
| Reverse leakage current                   | $V_{I(OUTx)} = 5.5 \text{ V}, INx = ground$                                                      | T <sub>J</sub> = 25°C          |     | 0.2 |             | μΑ       |  |
| UNDERVOLTAGE LOCKOUT                      |                                                                                                  |                                |     |     |             |          |  |
| Low-level input voltage, IN, INx          |                                                                                                  |                                | 2   |     | 2.5         | V        |  |
| Hysteresis, IN, INx                       | T <sub>J</sub> = 25°C                                                                            | T <sub>J</sub> = 25°C          |     | 75  |             | mV       |  |
| OVERCURRENT OC and OCx                    |                                                                                                  |                                | •   |     |             |          |  |
| Output low voltage, V <sub>OL(/OCx)</sub> | ow voltage, $V_{OL(/OCx)}$ $I_{O(\overline{OCx})} = 5 \text{ mA}$                                |                                |     |     | 0.4         | V        |  |
| Off-state current                         | $V_{O(\overline{OCx})} = 5 \text{ V or } 3.3 \text{ V}$                                          |                                |     |     | 1           | μΑ       |  |
| OC deglitch                               | OCx assertion or deassertion                                                                     |                                |     | 8   | 15          | ms       |  |
| THERMAL SHUTDOWN <sup>(2)</sup>           | •                                                                                                |                                |     |     | <del></del> |          |  |
| Thermal shutdown threshold                |                                                                                                  |                                | 135 |     |             | °C       |  |
| Recovery from thermal shutdown            |                                                                                                  |                                | 125 |     |             | °C       |  |
| Hysteresis                                | resis                                                                                            |                                |     | 10  |             | °C       |  |

<sup>(2)</sup> The thermal shutdown only reacts under overcurrent conditions.

## 7.6 Dissipation Ratings

| PACKAGE                       | THERMAL RESISTANCE, $\theta_{JA}$ | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|-------------------------------|-----------------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| DGN-8                         |                                   | 1712.3 mW                             | 17.123 mW/°C                                   | 941.78 mW                             | 684.93 mW                             |
| D-8                           |                                   | 585.82 mW                             | 5.8582 mW/°C                                   | 322.20 mW                             | 234.32 mW                             |
| D-16                          |                                   | 898.47 mW                             | 8.9847 mW/°C                                   | 494.15 mW                             | 359.38 mW                             |
| DBV-5                         |                                   | 285 mW                                | 2.85 mW/°C                                     | 155 mW                                | 114 mW                                |
| DRB-8 (Low-K) <sup>(1)</sup>  | 270 °CW                           | 370 mW                                | 3.71 mW/°C                                     | 203 mW                                | 148 mW                                |
| DRB-8 (High-K) <sup>(2)</sup> | 60 °CW                            | 1600 mW                               | 16.67 mW/°C                                    | 916 mW                                | 866 mW                                |

<sup>(1)</sup> Soldered PowerPAD on a standard 2-layer PCB without vias for thermal pad. See TI application note SLMA002 for further details.

<sup>(2)</sup> Soldered PowerPAD on a standard 4-layer PCB with vias for thermal pad. See TI application note SLMA002 for further details.

### 7.7 Typical Characteristics







Figure 7. TPS2043B and TPS2053B Supply Current, Output Enabled vs Junction Temperature



Figure 8. TPS2044B TPS2054B Supply Current, Output Enabled vs Junction Temperature



Figure 9. TPS2041B TPS2051B Supply Current, Output Disabled vs Junction Temperature



Figure 10. TPS2042B and TPS2052B Supply Current, Output Disabled vs Junction Temperature



Figure 11. TPS2043B and TPS2053B Supply Current, Output Disabled vs Junction Temperature



Figure 12. TPS2044B and TPS2054B Supply Current, Output Disabled vs Junction Temperature





50

Figure 17. Undervoltage Lockout vs Junction Temperature

T<sub>J</sub> - Junction Temperature - °C

100

150

2.1 L -50

7.5

Peak Current - A

Figure 18. Current-Limit Response vs Peak Current







## 8 Parameter Measurement Information



VOLTAGE WAVEFORMS

Figure 27. Test Circuit and Voltage Waveforms



## 9 Detailed Description

#### 9.1 Overview

The TPS20xxB are current-limited, power-distribution switches providing 0.5-A continuous load current. These devices incorporates  $70\text{-m}\Omega$  N-channel MOSFET power switches for power-distribution systems that require multiple power switches in a single package. Gate driver is provided by an internal charge pump designed to minimize current surges during switching. The charge pump requires no external components and allows operation supplies as low as 2.7 V.

### 9.2 Functional Block Diagrams



Note A: Current sense

Note B: Active low (EN) for TPS2041B; Active high (EN) for TPS2051B

Figure 28. Functional Block Diagram (TPS2041B and TPS2051B)



## **Functional Block Diagrams (continued)**



Note A: Current sense

Note B: Active low (ENx) for TPS2042B; Active high (ENx) for TPS2052B

Figure 29. Functional Block Diagram (TPS2042B and TPS2052B)



## **Functional Block Diagrams (continued)**



Note A: Current sense

Note B: Active low (ENx) for TPS2043B; Active high (ENx) for TPS2053B

Figure 30. Functional Block Diagram (TPS2043B and TPS2053B)



## **Functional Block Diagrams (continued)**



Note A: Current sense

Note B: Active low ( $\overline{\text{ENx}}$ ) for TPS2044B; Active high (ENx) for TPS2054B

Figure 31. Functional Block Diagram (TPS2044B and TPS2054B)



### 9.3 Feature Description

#### 9.3.1 Power Switch

The power switch is an N-channel MOSFET with a low on-state resistance. Configured as a high-side switch, the power switch prevents current flow from OUT to IN and IN to OUT when disabled. The power switch supplies a minimum current of 500 mA.

#### 9.3.2 Charge Pump

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires little supply current.

#### 9.3.3 Driver

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage.

### 9.3.4 Enable ( $\overline{ENx}$ )

The logic enable pin disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current. The supply current is reduced to less than 1  $\mu$ A or 2  $\mu$ A when a logic high is present on  $\overline{\text{EN}}$ . A logic zero input on  $\overline{\text{EN}}$  restores bias to the drive and control circuits and turns the switch on. The enable input is compatible with both TTL and CMOS logic levels.

#### 9.3.5 **Enable (ENx)**

The logic enable disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current. The supply current is reduced to less than 1  $\mu$ A or 2  $\mu$ A when a logic low is present on ENx. A logic high input on ENx restores bias to the drive and control circuits and turns the switch on. The enable input is compatible with both TTL and CMOS logic levels.

#### 9.3.6 Overcurrent $(\overline{OCx})$

The  $\overline{OCx}$  open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output remains asserted until the overcurrent or overtemperature condition is removed. A 10-ms deglitch circuit prevents the  $\overline{OCx}$  signal from oscillation or false triggering. If an overtemperature shutdown occurs, the  $\overline{OCx}$  is asserted instantaneously.

#### 9.3.7 Current Sense

A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant-current mode and holds the current constant while varying the voltage on the load.

#### 9.3.8 Thermal Sense

The TPS20xxB implements a thermal sensing to monitor the operating temperature of the power distribution switch. In an overcurrent or short-circuit condition, the junction temperature rises. When the die temperature rises to approximately 140°C due to overcurrent conditions, the internal thermal sense circuitry turns off the switch, thus preventing the device from damage. Hysteresis is built into the thermal sense, and after the device has cooled approximately 10 degrees, the switch turns back on. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output (OCx) is asserted (active low) when an overtemperature shutdown or overcurrent occurs.

#### 9.3.9 Undervoltage Lockout

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V, a control signal turns off the power switch.

SLVS514M – JUNE 2010 – REVISED JUNE 2016



www.ti.com

### 9.4 Device Functional Modes

There are no other functional modes for TPS20xxB devices.

Submit Documentation Feedback



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

### 10.1.1 Universal Serial Bus (USB) Applications

The universal serial bus (USB) interface is a 12-Mb/s, or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (for example, keyboards, printers, scanners, and mice). The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply.

The USB specification defines the following five classes of devices, each differentiated by power-consumption requirements:

- Hosts and self-powered hubs (SPH)
- Bus-powered hubs (BPH)
- Low-power, bus-powered functions
- · High-power, bus-powered functions
- Self-powered functions

Self-powered and bus-powered hubs distribute data and power to downstream functions. The TPS20xxB can provide power-distribution solutions to many of these classes of devices.

### 10.2 Typical Application

### 10.2.1 Typical Application (TPS2042B)



Figure 32. Typical Application (Example, TPS2042B)

#### 10.2.1.1 Design Requirements

Table 1 shows the design parameters for this application.



Table 1. Design Parameters

| DESIGN PARAMETER | VALUE |
|------------------|-------|
| Input voltage    | 5 V   |
| Output1 voltage  | 5 V   |
| Output2 voltage  | 5 V   |
| Output1 current  | 0.5 A |
| Output2 current  | 0.5 A |

### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Power-Supply Considerations

TI recommends placing a  $0.01-\mu F$  to  $0.1-\mu F$  ceramic bypass capacitor between IN and GND, close to the device. When the output load is heavy, TI recommends placing a high-value electrolytic capacitor on the necessary output pins. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a  $0.01-\mu F$  to  $0.1-\mu F$  ceramic capacitor improves the immunity of the device to short-circuit transients.

#### 10.2.1.2.2 Overcurrent

A sense FET is employed to check for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied (see Figure 23 through Figure 26). The TPS20xxB senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for a short period of time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshold), the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figure 9 through Figure 12). The TPS20xxB is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

## 10.2.1.2.3 **OC** Response

The  $\overline{OCx}$  open-drain output is asserted (active low) when an overcurrent or overtemperature shutdown condition is encountered after a 10-ms deglitch timeout. The output remains asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause a momentary overcurrent condition; however, no false reporting on  $\overline{OCx}$  occurs due to the 10-ms deglitch circuit. The TPS20xxB is designed to eliminate false overcurrent reporting. The internal overcurrent deglitch eliminates the need for external components to remove unwanted pulses.  $\overline{OCx}$  is not deglitched when the switch is turned off due to an overtemperature shutdown.



Figure 33. Typical Circuit for the OC Pin (Example, TPS2042B)



### 10.2.1.3 Application Curves







#### 10.2.2 Host and Self-Powered and Bus-Powered Hubs

Hosts and self-powered hubs have a local power supply that powers the embedded functions and the downstream ports (see Figure 42 and Figure 43). This power supply must provide from 5.25 V to 4.75 V to the board side of the downstream connection under full-load and no-load conditions. Hosts and SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.



Figure 42. Typical One-Port USB Host and Self-Powered Hub





Figure 43. Typical Four-Port USB Host and Self-Powered Hub

### 10.2.2.1 Design Requirements

#### 10.2.2.1.1 USB Power-Distribution Requirements

USB can be implemented in several ways, and, regardless of the type of USB device being developed, several power-distribution features must be implemented.

- Hosts and self-powered hubs must:
  - Current-limit downstream ports
  - Report overcurrent conditions on USB V<sub>BUS</sub>
- Bus-powered hubs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current (<44 Ω and 10 μF)</li>
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA

The feature set of the TPS20xxB allows them to meet each of these requirements. The integrated current-limiting and overcurrent reporting is required by hosts and self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs, as well as the input ports for bus-powered functions (see Figure 44 through Figure 47).





Figure 44. Hybrid Self and Bus-Powered Hub Implementation, TPS2041B and TPS2051B





Figure 45. Hybrid Self and Bus-Powered Hub Implementation, TPS2042B and TPS2052B





<sup>†</sup> USB rev 1.1 requires 120 μF per hub.

Copyright © 2016, Texas Instruments Incorporated

Figure 46. Hybrid Self and Bus-Powered Hub Implementation, TPS2043B and TPS2053B





Figure 47. Hybrid Self and Bus-Powered Hub Implementation, TPS2044B and TPS2054B

#### 10.2.2.2 Detailed Design Procedure

Bus-powered hubs obtain all power from upstream ports and often contain an embedded function. The hubs are required to power up with less than one unit load. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This can be accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than one unit load. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.

### 10.2.2.2.1 Low-Power Bus-Powered and High-Power Bus-Powered Functions

Both low-power and high-power bus-powered functions obtain all power from upstream ports; low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$  and 10  $\mu$ F at power up, the device must implement inrush current limiting (see Figure 48).



Figure 48. High-Power Bus-Powered Function (Example, TPS2042B)

### 10.2.2.3 Application Curves









### 10.2.3 Generic Hot-Plug Applications

In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise times and fall times of the TPS20xxB, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS20xxB also ensures that the switch is off after the card has been removed, and that the switch is off during the next insertion. The UVLO feature insures a soft start with a controlled rise time for every insertion of the card or module.



Figure 57. Typical Hot-Plug Implementation (Example, TPS2042B)

By placing the TPS20xxB between the  $V_{CC}$  input and the rest of the circuitry, the input power reaches these devices first after insertion. The typical rise time of the switch is approximately 1 ms, providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hotplugging mechanism for any device.

#### 10.2.3.1 Design Requirements

Table 2 shows the design parameters for this application.

DESIGN PARAMETER

Input voltage
5 V

Output1 voltage
5 V

Output2 voltage
5 V

Output1 current
0.5 A

Output2 current
0.5 A

**Table 2. Design Parameters** 

### 10.2.3.2 Detailed Design Procedure

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Normal Input Operation Voltage
- Current Limit

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, TI recommends a 0.1-µF or greater ceramic bypass capacitor between IN and GND, as close to the device as possible for local noise decoupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage undershoot from exceeding the UVLO of other load share one power rail with TPS2042 device or overshoot from exceeding the absolute-maximum voltage of the device during heavy transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the



evaluation board to the bench power supply. Output capacitance is not required, but TI recommends placing a high-value electrolytic capacitor on the output pin when large transient currents are expected on the output to reduce the undershoot, which is caused by the inductance of the output power bus just after a short has occurred and the TPS2042 device has abruptly reduced OUT current. Energy stored in the inductance will drive the OUT voltage down and potentially negative as it discharges.

### 10.2.3.3 Application Curves









## 11 Power Supply Recommendations

### 11.1 Undervoltage Lockout (UVLO)

An undervoltage lockout ensures that the power switch is in the off state at power up. Whenever the input voltage falls below approximately 2 V, the power switch is quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed. The UVLO also keeps the switch from being turned on until the power supply has reached at least 2 V, even if the switch is enabled. On reinsertion, the power switch is turned on, with a controlled rise time to reduce EMI and voltage overshoots.

## 12 Layout

### 12.1 Layout Guidelines

- Place the 100-nF bypass capacitor near the IN and GND pins, and make the connections using a low-inductance trace.
- Placing a high-value electrolytic capacitor and a 100-nF bypass capacitor on the output pin is recommended when large transient currents are expected on the output.
- The PowerPAD should be directly connected to PCB ground plane using wide and short copper trace.

### 12.2 Layout Example



Figure 66. Layout Recommendation

### 12.3 Power Dissipation

The low on-resistance on the N-channel MOSFET allows the small surface-mount packages to pass large currents. The thermal resistances of these packages are high compared to those of power packages; it is good design practice to check power dissipation and junction temperature. Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from Figure 13. Using this value, the power dissipation per switch can be calculated by :

$$P_D = r_{DS(on)} \times I^2$$

Multiply this number by the number of switches being used. This step renders the total power dissipation from the N-channel MOSFETs.

Finally, calculate the junction temperature with:

$$T_J = P_D \times R_{\theta JA} + T_A$$

where

- T<sub>A</sub>= Ambient temperature °C
- $R_{\theta JA}$  = Thermal resistance



### **Power Dissipation (continued)**

• P<sub>D</sub> = Total power dissipation based on number of switches being used.

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

### 12.4 Thermal Protection

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The TPS20xxB implements a thermal sensing to monitor the operating junction temperature of the power distribution switch. In an overcurrent or short-circuit condition, the junction temperature rises due to excessive power dissipation. Once the die temperature rises to approximately 140°C due to overcurrent conditions, the internal thermal sense circuitry turns the power switch off, thus preventing the power switch from damage. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 10°C, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed. The  $\overline{OCx}$  open-drain output is asserted (active low) when an overtemperature shutdown or overcurrent occurs.



## 13 Device and Documentation Support

## 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**SUPPORT & TECHNICAL TOOLS &** PRODUCT FOLDER **ORDER NOW PARTS DOCUMENTS SOFTWARE** COMMUNITY TPS2041 Click here Click here Click here Click here Click here **TPS2042** Click here Click here Click here Click here Click here **TPS2043** Click here Click here Click here Click here Click here **TPS2044** Click here Click here Click here Click here Click here TPS2051 Click here Click here Click here Click here Click here **TPS2052** Click here Click here Click here Click here Click here TPS2053 Click here Click here Click here Click here Click here TPS2054 Click here Click here Click here Click here Click here

**Table 3. Related Links** 

## 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





8-Sep-2017

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type      | _       | Pins | •    | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> | Samples |
|------------------|--------|-------------------|---------|------|------|----------------------------|----------------------------|--------------------|--------------|-----------------------|---------|
|                  | (1)    |                   | Drawing |      | Qty  | (2)                        | (6)                        | (3)                |              | (4/5)                 |         |
| HPA00596BDR      | ACTIVE | SOIC              | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2042B                 | Samples |
| TPS2041BD        | ACTIVE | SOIC              | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDBVR     | ACTIVE | SOT-23            | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | PLII                  | Samples |
| TPS2041BDBVRG4   | ACTIVE | SOT-23            | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | PLII                  | Samples |
| TPS2041BDBVT     | ACTIVE | SOT-23            | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | PLII                  | Samples |
| TPS2041BDBVTG4   | ACTIVE | SOT-23            | DBV     | 5    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | PLII                  | Samples |
| TPS2041BDG4      | ACTIVE | SOIC              | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDGNG4    | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDGNRG4   | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDR       | ACTIVE | SOIC              | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2041BDRG4     | ACTIVE | SOIC              | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2041B                 | Samples |
| TPS2042BD        | ACTIVE | SOIC              | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2042B                 | Samples |
| TPS2042BDG4      | ACTIVE | SOIC              | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2042B                 | Samples |
| TPS2042BDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2042B                 | Samples |
| TPS2042BDGNG4    | ACTIVE | MSOP-<br>PowerPAD | DGN     | 8    | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2042B                 | Samples |





www.ti.com

8-Sep-2017

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPS2042BDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2042B                | Sample  |
| TPS2042BDGNRG4   | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2042B                | Samples |
| TPS2042BDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2042B                | Samples |
| TPS2042BDRBR     | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2042                 | Samples |
| TPS2042BDRBT     | ACTIVE | SON               | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2042                 | Samples |
| TPS2042BDRG4     | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2042B                | Samples |
| TPS2043BD        | ACTIVE | SOIC              | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2043B                | Samples |
| TPS2043BDG4      | ACTIVE | SOIC              | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2043B                | Samples |
| TPS2043BDR       | ACTIVE | SOIC              | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2043B                | Samples |
| TPS2043BDRG4     | ACTIVE | SOIC              | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2043B                | Samples |
| TPS2044BD        | ACTIVE | SOIC              | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2044B                | Samples |
| TPS2044BDG4      | ACTIVE | SOIC              | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2044B                | Samples |
| TPS2044BDR       | ACTIVE | SOIC              | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2044B                | Samples |
| TPS2044BDRG4     | ACTIVE | SOIC              | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2044B                | Samples |
| TPS2051BD        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDBVR     | ACTIVE | SOT-23            | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PLJI                 | Samples |
| TPS2051BDBVRG4   | ACTIVE | SOT-23            | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PLJI                 | Samples |
| TPS2051BDBVT     | ACTIVE | SOT-23            | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PLJI                 | Samples |



www.ti.com

8-Sep-2017

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|----------------------|---------|
| TPS2051BDBVTG4   | ACTIVE | SOT-23            | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | PLJI                 | Samples |
| TPS2051BDG4      | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDGNG4    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDGNRG4   | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2051BDRG4     | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2051B                | Samples |
| TPS2052BD        | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDG4      | ACTIVE | SOIC              | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDGN      | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDGNG4    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDGNRG4   | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDR       | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |
| TPS2052BDRBR     | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2052                 | Samples |
| TPS2052BDRBT     | ACTIVE | SON               | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2052                 | Sample  |
| TPS2052BDRG4     | ACTIVE | SOIC              | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM | -40 to 85    | 2052B                | Samples |



## PACKAGE OPTION ADDENDUM

8-Sep-2017

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS2053BD        | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2053B          | Samples |
| TPS2053BDG4      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2053B          | Samples |
| TPS2053BDR       | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2053B          | Samples |
| TPS2053BDRG4     | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2053B          | Samples |
| TPS2054BD        | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2054B          | Samples |
| TPS2054BDG4      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2054B          | Samples |
| TPS2054BDR       | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2054B          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

8-Sep-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS2041B, TPS2042B, TPS2051B:

Automotive: TPS2041B-Q1, TPS2042B-Q1, TPS2051B-Q1

■ Enhanced Product: TPS2041B-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 8-Jul-2018

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type       | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2041BDBVR | SOT-23                | DBV                | 5    | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS2041BDBVR | SOT-23                | DBV                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS2041BDBVT | SOT-23                | DBV                | 5    | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS2041BDBVT | SOT-23                | DBV                | 5    | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS2041BDGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS2041BDR   | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2042BDGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS2042BDR   | SOIC                  | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2042BDRBR | SON                   | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2042BDRBT | SON                   | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2043BDR   | SOIC                  | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPS2044BDR   | SOIC                  | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPS2051BDBVR | SOT-23                | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS2051BDBVT | SOT-23                | DBV                | 5    | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS2051BDGNR | MSOP-                 | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Jul-2018

| Device       | Package<br>Type       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|              | Power<br>PAD          |                    |    |      |                          |                          |            |            |            |            |           |                  |
| TPS2051BDGNR | MSOP-<br>Power<br>PAD | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS2051BDR   | SOIC                  | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2052BDGNR | MSOP-<br>Power<br>PAD | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS2052BDGNR | MSOP-<br>Power<br>PAD | DGN                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS2052BDR   | SOIC                  | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2052BDRBR | SON                   | DRB                | 8  | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2052BDRBT | SON                   | DRB                | 8  | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2053BDR   | SOIC                  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TPS2054BDR   | SOIC                  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2041BDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS2041BDBVR | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |



## **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Jul-2018

| Device       | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS2041BDBVT | SOT-23        | DBV             | 5    | 250  | 203.0       | 203.0      | 35.0        |
| TPS2041BDBVT | SOT-23        | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TPS2041BDGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPS2041BDR   | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS2042BDGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 346.0       | 346.0      | 35.0        |
| TPS2042BDR   | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS2042BDRBR | SON           | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TPS2042BDRBT | SON           | DRB             | 8    | 250  | 203.0       | 203.0      | 35.0        |
| TPS2043BDR   | SOIC          | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TPS2044BDR   | SOIC          | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TPS2051BDBVR | SOT-23        | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS2051BDBVT | SOT-23        | DBV             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| TPS2051BDGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPS2051BDGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 346.0       | 346.0      | 35.0        |
| TPS2051BDR   | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS2052BDGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPS2052BDGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 346.0       | 346.0      | 35.0        |
| TPS2052BDR   | SOIC          | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS2052BDRBR | SON           | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TPS2052BDRBT | SON           | DRB             | 8    | 250  | 203.0       | 203.0      | 35.0        |
| TPS2053BDR   | SOIC          | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TPS2054BDR   | SOIC          | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.





NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DGN (S-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

## PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters



# DGN (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-4/1 12/11

NOTE: All linear dimensions are in millimeters



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.